# Spring 2021 California State University, Northridge Department of Electrical & Computer Engineering



Experiment 9
Synchronous FIFO
April 24, 2021
ECE 526L

Written By: Jose Luis Martinez

### Introduction

In this lab we are to design a Synchronous FIFO with parameterized width, depth, and almost triggers based on the model in **Fig. 1**. FIFO stands for first in first out and it is a form of buffer that has a certain amount of registers specified by depth. The FIFO will either read or write on the positive edge of the clock depending if they are enabled. The FIFO will present its contents on the data\_out line in the order that it arrived on data\_in. The FIFO will have empty, almost\_empty, full, almost\_full, valid, overflow, and underflow flags to show its current state. The FIFO will also specify how much data is stored in its registers on the count line.



Fig. 1 FIFO Model

# Methodology

I followed these steps in order to complete the lab:

- 1. Sync fifo.v was created as shown in Fig. 2.
  - a. An initial block is there to set everything to 0.
  - b. The first always block is there to control the reset, writing, and reading logic.
    - i. The writing portion checks if wr\_en is on and if it is it will check if the FIFO stack is full. If full it will not write to the stack and set the flag to 1'b1. If not full data\_in will be written to the fifo registers depending on wr\_ptr's value and increment write count by one. Additionally if FWFT is defined during compilation then if FIFO is empty data\_in will be set to the output.
    - ii. The reading portion checks if rd\_en is on and if the FIFO is empty. If it is empty it will not read the next item in the FIFO and set the uf flag to 1'b1. Otherwise the valid signal will be set to 1'b1 and data\_out will be set to the value of whatever the rd\_ptr points to and increment readcount by 1.
- 2. Lab9\_tb.v was created as shown in **Fig. 3.**

- a. A portion of the testbench file tests for the FWFT whenever it is defined during compilation and the other test without FWFT.
- b. For both portions various for loops were used to test all possible test cases.
- 3. Compiled normally.
  - a. Ran the simv command in the terminal then recorded the results as shown in Fig. 4.
  - b. Ran the dve command and made a new wave view with the desired signals and then recorded the waveforms as shown in **Fig. 6.**
- 4. Compiled with +define+FWFT.
  - a. Ran the simv command in the terminal then recorded the results as shown in Fig. 5.
  - b. Ran the dve command and made a new wave view with the desired signals and then recorded the waveforms as shown in **Fig. 7.**

## **Results/Verilog Files**

```
***
*** ECE 526 L Experiment #9
                                Jose Luis Martinez, Spring, 2021
*** Experiment 9 - Parameterized Synchronous FIFO
**********************************
*** Filename: sync_fifo.v Created by Jose Luis Martinez, April 28, 2021 ***
module sync_fifo(data_in, clk, wr_en, rd_en, rst, data_out,
               empty, a e, full, a f, valid, of, uf, count);
     parameter WIDTH = 8;
     parameter DEPTH = 32;
     parameter ALMOST = 2;
     input clk, wr en, rd en, rst;
     input [WIDTH-1: 0]data in;
     output reg empty, a e, full, a f;
     output reg of, uf, valid;
     output reg [$clog2(DEPTH):0] count;
     output reg [WIDTH-1:0]data out;
     integer i;
     reg [WIDTH-1:0] fifo data [0:DEPTH-1];
     integer writecount, readcount;
     reg [$clog2(DEPTH):0] wr ptr, rd ptr;
     initial begin
          data out <= {WIDTH-1{1'b0}};</pre>
          of <= 0;
          uf <= 0;
          writecount <= {$clog2(DEPTH){1'b0}};</pre>
          readcount <= {$clog2(DEPTH){1'b0}};</pre>
     end
```

```
always@(posedge clk, negedge rst) begin
       valid <= 0;
       if(!rst) begin
              writecount <= 0;
              readcount <= 0;
       end else begin
              if(wr en) begin
                      if(full) begin of <= 1; end
                      else begin
                             `ifdef FWFT
                             if(empty) data out <= data in;</pre>
                             `endif
                             fifo_data[wr_ptr] <= data_in;</pre>
                             writecount <= writecount + 1;</pre>
                      end
              end
              if(rd en) begin
                      if(empty) begin uf <= 1; end
                      else begin
                             valid <= 1;</pre>
                             data out <= fifo data[rd ptr];</pre>
                             readcount <= readcount + 1;</pre>
                     end
              end
       end
end
always@(readcount, writecount) begin
       wr ptr <= writecount%DEPTH;</pre>
       rd_ptr <= readcount%DEPTH;</pre>
       full <= (writecount - readcount) == DEPTH;</pre>
       empty <= (writecount - readcount) == 0;</pre>
       a f <= (writecount - readcount) > DEPTH - ALMOST - 1;
       a_e <= (writecount - readcount) < ALMOST + 1;</pre>
       count <= writecount - readcount;</pre>
end
```

endmodule

Fig. 2 sync\_fifo.v

```
*********************************
                           Created by Jose Luis Martinez, April 28, 2021 ***
*** Filename: lab9 tb.v
***
module lab9 tb();
      reg clk, wr en, rd en, rst;
      reg [`WIDTH TB-1:0] data in;
     wire [`WIDTH TB-1:0]data out;
      wire empty, a e, full, a f, valid, of, uf;
      wire [$clog2(`DEPTH_TB):0] count;
      integer i;
      sync_fifo sf1(.data_in(data_in), .clk(clk), .wr_en(wr_en), .rst(rst),
                     .rd en(rd en), .data out(data out), .empty(empty), .a e(a e),
                     .full(full), .a_f(a_f), .valid(valid), .of(of), .uf(uf),
                     .count(count));
      initial begin
            clk <= 0;
            forever begin
                  #(`CLK_PER/2) clk <= ~clk;</pre>
            end
      end
      initial begin
            $vcdpluson;
            wr en <= 1;
            rd en <= 0;
            rst <= 1;
            `ifdef FWFT
            data_in <= 5;</pre>
            $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                    empty, a_e, full, a_f, valid, of, uf, count);
            for (i=0; i<`DEPTH_TB; i = i+1) begin
                  #(`CLK PER)
                  data in <= i;
                  $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                    empty, a_e, full, a_f, valid, of, uf, count);
            end
            wr_en <= 0;
            rd en \leftarrow 1;
            for (i=0; i< DEPTH TB; i = i+1) begin
                  #(`CLK PER)
                  $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                    empty, a_e, full, a_f, valid, of, uf, count);
            end
```

```
#(`CLK_PER)
$strobe(`STRING, $time, data in, clk, wr en, rd en, rst, data out,
                           empty, a e, full, a f, valid, of, uf, count);
`else
data in <= 0;
$strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                           empty, a e, full, a f, valid, of, uf, count);
for (i=0; i<`DEPTH TB; i = i+1) begin
      #(`CLK PER)
      data in <= i;
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                           empty, a_e, full, a_f, valid, of, uf, count);
end
wr en <= 0;
rd en \leftarrow 1;
for (i=0; i< DEPTH TB; i = i+1) begin
      #(`CLK_PER)
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                           empty, a_e, full, a_f, valid, of, uf, count);
end
#(`CLK_PER)
$strobe(`STRING, $time, data in, clk, wr en, rd en, rst, data out,
                           empty, a_e, full, a_f, valid, of, uf, count);
for (i=0; i<`DEPTH_TB; i = i+1) begin</pre>
      #(`CLK PER)
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                           empty, a_e, full, a_f, valid, of, uf, count);
end
wr en \leftarrow 1;
rd_en <= 0;
#(`CLK PER)
$strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                       empty, a_e, full, a_f, valid, of, uf, count);
rd_en <= 1;
for (i=0; i<`DEPTH_TB; i = i+1) begin</pre>
      #(`CLK PER)
      data_in <= i;</pre>
      $strobe(`STRING, $time, data in, clk, wr en, rd en, rst, data out,
                           empty, a_e, full, a_f, valid, of, uf, count);
end
#(`CLK_PER)
rd_en <= 0;
```

```
for (i=0; i<`DEPTH TB; i = i+1) begin</pre>
             #(`CLK_PER)
             data_in <= i;</pre>
             $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                 empty, a_e, full, a_f, valid, of, uf, count);
      end
      #(`CLK PER)
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                 empty, a_e, full, a_f, valid, of, uf, count);
      #(`CLK PER)
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                 empty, a_e, full, a_f, valid, of, uf, count);
      #(`CLK_PER)
      $strobe(`STRING, $time, data in, clk, wr en, rd en, rst, data out,
                                 empty, a_e, full, a_f, valid, of, uf, count);
      #(`CLK_PER)
      $strobe(`STRING, $time, data_in, clk, wr_en, rd_en, rst, data_out,
                                 empty, a_e, full, a_f, valid, of, uf, count);
      `endif
      $finish;
end
```

Fig. 3 lab9 tb.v

endmodule





```
(A) Sign of the extraction of the content of the co
```

Fig. 4 simv output

```
$ sum -1 labs FMFT.log
Chromologic VS smulator copyright 1991-2017
Contains Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright 1991-2017
Contains Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
VCD* Writer N-2017.25 = 20.24 Copyright (20.1991-2017)
Contains Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contains Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Compiler version N-2017.25 = 20.24 Copyright (20.1991-2017)
Contain Symapsys proprietary information.
Contain Symapsys proprietary information.
Contain Symapsys proprietary information.
Contain Symaps
```

Fig. 5 simv FWFT output



Fig. 6 waveforms



Fig. 7 FWFT waveforms

## **Analysis**

As we can see from Fig 4 & 6 our FIFO module is writing to the FIFO whenever the wr en is 1'b1 and the FIFO is not full. We can see at time 3260ns the wr en signal is 1'b1 and the FIFO was full in the previous period so when we tried to write to it the overflow flag was enabled. From 0ns to 620ns our wr en is 1'b1 so every following clock cycle we see that our count is going up meaning that we are successfully writing to the FIFO. From 640ns to 1280ns our rd en is 1'b1 and wr en is 1'b0 and we can see that our count is going down meaning that our FIFO is counting down once per item read. Also the entire time it is reading the valid signal is 1'b1 meaning that the data on data out is valid. However from 1300ns to 1940ns the rd en signal is kept at 1'b1 and since the FIFO is empty at this point the underflow flag is set to 1'b1 and since the data on data out is no longer valid, the valid signal is 1'b0. 1960ns to 1600ns both the wr en and rd en are set to 1'b1 so the FIFO should write and read at the same time. As we can see from the simv logs and waveforms the count is staying the same and data that is presented on data out is changing meaning that the design is functioning correctly. For the period between 600ns and 680ns the almost full flag is set to 1'b1 as the count values are 30 or higher. The full flag will be set to 1'b1 whenever the count is equal to 32 and that can be verified by just looking at simv output whenever count = 32. For the periods between 0ns and 40ns the almost empty flag is set to 1'b1 because the value of count is 2 or lower. The empty flag will be set to 1'b1 whenever the count is equal to 0 and can be verified the same way as full.

For the First Word Fall Through we can look at **Fig. 5** & 7 to verify its functionality. As we can see at time 0ns the value of data\_in is 5, wr\_en is 1'b1. At 20ns even though the rd\_en is 1'b0, data\_out will still show the first word being 5. After that the FIFO will wait for the rd\_en to be 1'b1 in order to read more of the FIFO contents.

### Conclusion

In conclusion I learned about First in First out buffers and how to implement them. I learned how to use pointers and counters to keep track of where I am in the FIFO and how many items there currently. This lab also helped me practice behavioral modeling. I also had a lot of bugs in this lab which I spent a lot of time trying to fix. So I learned how to better tackle bugs and find the root issue. One thing I am proud of this lab is the use of ifdef. With this compiler directive i was able to save some time by just having one testbench and fifo module.

## Academic Dishonesty

Submitting any report that is not entirely your own work is a form of academic dishonesty and will not be tolerated. Each and every lab report must include the following statement, signed and dated by the student. Lab reports without the statement will be summarily rejected.

|                | tirely my own work. I have not copied either code<br>ed or will I allow anyone to copy my work. |
|----------------|-------------------------------------------------------------------------------------------------|
| Name (printed) |                                                                                                 |
| Name (signed)  | Date                                                                                            |